

TN-62-03: LPDDR5 Training Introduction

# **Technical Note**

## **LPDDR5 Training**

#### **Introduction**

This technical note provides a general overview of LPDDR5 SDRAM training, which is used to help achieve reliable I/O operation.

#### **LPDDR5 Training Features**

During the power-up and initialization sequences of LPDDR5 devices, CA bus and DQ bus I/O operation can be adjusted (or trained) for the many available frequencies using the features described in the following table.

**Table 1: LPDDR5 Training Features** 

| Item to Be Adjusted |                                                                      | Training Feature                                                            | Notes                                                               |  |
|---------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------|--|
| CA bus              | R <sub>TT</sub> for CK, CS, CA                                       | ZQ calibration                                                              | Command-based ZQ calibra-<br>tion or background ZQ cali-<br>bration |  |
|                     | V <sub>REF</sub> for CK, CA                                          | Command bus training                                                        | Similar function as LPDDR4                                          |  |
|                     | CK-to-CS timing                                                      |                                                                             |                                                                     |  |
|                     | CK-to-CA timing                                                      |                                                                             |                                                                     |  |
| DQ bus              | R <sub>TT</sub> for DQ, WCK                                          | ZQ calibration                                                              | Command-based ZQ calibra-                                           |  |
|                     | R <sub>ON</sub> for DQ, DMI,RDQS                                     |                                                                             | tion or background ZQ cali-<br>bration                              |  |
|                     | CK-to-WCK timing adjust-<br>ment                                     | WCK2CK leveling                                                             | Similar function as LPDDR4 write leveling                           |  |
|                     | SOC V <sub>REFDQ</sub> and read capture timing adjustment            | Option 1: Read DQ calibra-<br>tion (MR33/34) (target fre-<br>quency)        | Similar function as LPDDR4 read DQ calibration                      |  |
|                     |                                                                      | Option 2: WRITE-FIFO (low<br>frequency) + READ-FIFO (tar-<br>get frequency) | Similar function as LPDDR4<br>WRITE-FIFO/READ-FIFO                  |  |
|                     | LPDDR5 V <sub>REFDQ</sub>                                            | Write training: WRITE-FIFO + READ-FIFO                                      | Similar training feature as LPDDR4                                  |  |
|                     | <sup>t</sup> WCK2DQI                                                 | Write training: WRITE-FIFO + READ-FIFO                                      | Similar training feature as LPDDR4                                  |  |
|                     |                                                                      | tWCK2DQI OSC                                                                | Used to check <sup>t</sup> WCK2DQI<br>shift periodically            |  |
| Other functions     | LPDDR5 WCK internal duty cycle improvement                           | Duty cycle monitor (DCM), duty cycle adjustment (DCA)                       | New feature in LPDDR5                                               |  |
|                     | LPDDR5 DQ Rx margin improvement                                      | Decision feedback equalization (DFE)                                        | Effective V <sub>REF</sub> adjustment;<br>new feature in LPDDR5     |  |
|                     | RDQS parity mode Rx adjust-<br>ment ( <sup>t</sup> WCK2DQI for RDQS) | Read/write-based RDQS<br>training                                           | RDQS Rx adjustment if link ECC is used                              |  |



#### TN-62-03: LPDDR5 Training Training Guidelines

### **Training Guidelines**

General guidelines for LPDDR5 training are as follows:

- LPDDR5 must be trained for target frequency at a particular voltage/temperature.
- Users may choose to skip some training items if adequate interface margin for the appropriate frequency is accounted for.
- If the previous training result for a particular frequency/voltage/temperature is stored in the system, that result can be used. Because LPDDR5 supports three frequency set point (FSP) sets, this method can be useful when more than three operating frequencies exist.
- Periodic training may be needed for some interface characteristics, as explained in the Periodic Training section below.
- WCK2DQI/WCK2DQO oscillators can be used to check the timing shift for a parameter. For output driver and termination resistance shifts, background ZQ calibration is recommended.

### **Periodic Training**

Periodic training may be needed for some interface characteristics. As a guideline for periodic training, temperature variation and voltage variation are defined for some parameters. If temperature and/or voltage change after calibration, the tolerance limits widen according to the tables shown in this section.

Table 2: tWCK2DQ AC Timing Parameters

| Parameter                                     | Symbol                        | Min/Max | Value | Unit    |
|-----------------------------------------------|-------------------------------|---------|-------|---------|
| DQ to WCK Rx offset temperature variation     | <sup>t</sup> WCK2DQI_temp_HF  | Max     | 0.6   | ps/°C   |
| (write)                                       | <sup>t</sup> WCK2DQI_temp_LF  | Max     | 0.7   |         |
| DQ to WCK Rx offset voltage variation (write) | <sup>t</sup> WCK2DQI_volt_HF  | Max     | 25    | ps/50mV |
|                                               | <sup>t</sup> WCK2DQI_volt _LF | Max     | 50    |         |
| WCK to DQ offset temperature variation (read) | <sup>t</sup> WCK2DQO_temp_HF  | Max     | 1.5   | ps/°C   |
|                                               | <sup>t</sup> WCK2DQO_temp_LF  | Max     | 1.8   |         |
| WCK to DQ offset voltage variation (read)     | tWCK2DQO_volt_HF              | Max     | 3.0   | ps/mV   |
|                                               | <sup>t</sup> WCK2DQO_volt_LF  | Max     | 5.0   |         |

Notes: 1. \_HF means high frequency and \_LF means low frequency.

- 2. HF is used for more than 1600 Mb/s and LF is used for 1600 Mb/s or less.
- 3. WCK2DQ AC parameters (HF/LF) can be selected using MR18 OP[3]. Refer to MR18.

**Table 3: Worst-Case Output Driver and Termination Resistance** 

| Resistor          | Defini-<br>tion<br>Point | Min                                                                                                                                                        | Мах                                                                                                                                                                              | Unit | Notes   |
|-------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|
| R <sub>ONPD</sub> | 0.5 × V <sub>DDQ</sub>   | R <sub>ONPD</sub> (NOM)<br>× (0.90 - (dR <sub>ON</sub> dT (MAX) ×  ΔT )<br>- (dR <sub>ON</sub> (MAX)dV2 ×  ΔV2 )<br>- (dR <sub>ON</sub> (MAX)dVQ ×  ΔVQ )) | $R_{ONPD}$ (NOM)<br>× (1.10 + (dR <sub>ON</sub> dT (MAX) ×   $\Delta$ T )<br>+ (dR <sub>ON</sub> (MAX) dV2 ×   $\Delta$ V2 )<br>+ (dR <sub>ON</sub> (MAX) dVQ ×   $\Delta$ VQ )) | ohm  | 1, 2, 3 |



TN-62-03: LPDDR5 Training **Periodic Training** 

Table 3: Worst-Case Output Driver and Termination Resistance (Continued)

| Resistor            | Defini-<br>tion<br>Point | Min                                                                                                                                                                            | Мах                                                                                                                                                                                      | Unit | Notes   |
|---------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|
| R <sub>TT</sub>     | 0.5 × V <sub>DDQ</sub>   | R <sub>TT</sub> (NOM)<br>× (0.90 - (dR <sub>ON</sub> dT (MAX) ×  ΔΤ )<br>- (dR <sub>ON</sub> (MAX)dV2 ×  ΔV2 )<br>- (dR <sub>ON</sub> (MAX) dVQ ×  ΔVQ ))                      | $R_{TT}$ (NOM)<br>× (1.10 + (dR <sub>ON</sub> dT (MAX) ×   $\Delta$ T )<br>+ (dR <sub>ON</sub> (MAX) dV2 ×   $\Delta$ V2 )<br>+ (dR <sub>ON</sub> (MAX) dVQ ×   $\Delta$ VQ ))           | ohm  | 1, 2, 3 |
| R <sub>ONUNPU</sub> | 0.5 × V <sub>DDQ</sub>   | $R_{ONUNPU}$ (NOM)<br>× (0.70 - (d $R_{ON}$ UNdT (MAX) ×   $\Delta$ T )<br>- (d $R_{ON}$ (MAX) UNdV2 ×   $\Delta$ V2 )<br>- (d $R_{ON}$ (MAX) UNdVQ ×   $\Delta$ VQ ))         | $R_{ONUNPU}$ (NOM)<br>× (1.30 + (dR <sub>ON</sub> (MAX) UNdT ×   $\Delta$ T )<br>+ (dR <sub>ON</sub> (MAX) UNdV2 ×   $\Delta$ V2 )<br>+ (dR <sub>ON</sub> (MAX) UNdVQ ×   $\Delta$ VQ )) | ohm  | 2, 3    |
| R <sub>TTCS</sub>   | 0.5 × V <sub>DDQ</sub>   | $R_{TTCS}$ (NOM)<br>× (0.90 - (dR <sub>ON</sub> (MAX) × $ \Delta V2 $ )<br>- (dR <sub>ON</sub> (MAX) dV2 × $ \Delta V2 $ )<br>- (dR <sub>ON</sub> (MAX) dVQ × $ \Delta V2 $ )) | $R_{TTCS}$ (NOM)<br>× (1.10 + (dR <sub>ON</sub> (MAX) dT ×   $\Delta$ T )<br>+ (dR <sub>ON</sub> (MAX) dV2 ×   $\Delta$ V2 )<br>+ (dR <sub>ON</sub> (MAX) dVQ ×   $\Delta$ V2 ))         | ohm  | 1, 2, 3 |

- Notes: 1.  $\Delta T = T T(@ calibration)$ ,  $\Delta V2 = V_{DD2H} V_{DD2H}$  (@ calibration),  $\Delta VQ = V_{DDQ} V_{DDQ}$  (@calibration)
  - 2. dR<sub>ON</sub>dT, dR<sub>ON</sub>dV2, dR<sub>ON</sub>dVQ, dR<sub>TT</sub>dV2, dR<sub>TT</sub>dVQ, dR<sub>TT</sub>dT, dR<sub>ON</sub>UNdT, dR<sub>ON</sub>UNdV2, and dR<sub>ON</sub>UNdVQ are not subject to production test but are verified by design and characteri-
  - 3.  $V_{DD1}$ ,  $V_{DD2H}$ , and  $V_{DDQ}$  must be nominal during measurement.

**Table 4: Worst-Case Output High Voltage** 

| Voltage           | Min                                                                                                                      | Мах                                                                                                                                                 | Unit | Notes      |
|-------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|
| V <sub>OHPU</sub> | V <sub>OHPU</sub> (NOM)<br>× (0.90 - (dVOH (MAX) dT ×  ΔΤ )<br>- (dVOH (MAX) dV2 ×  ΔV2 )<br>- (dVOH (MAX) dVQ ×  ΔVQ )) | V <sub>OHPD</sub> PU (NOM)<br>× (1.10 + (dV <sub>OH</sub> (MAX) dT ×  ΔT )<br>+ (dV <sub>OH</sub> (MAX) dV2 ×  ΔV2 )<br>+ (dVOH (MAX) dVQ ×  ΔVQ )) | V    | 1, 2, 3, 4 |

- Notes: 1.  $\Delta T = T T$  (@ calibration),  $\Delta V2 = V_{DD2H} V_{DD2H}$  (@ calibration),  $\Delta VQ = V_{DDQ} V_{DDQ}$  (@ calibration) calibration)
  - 2. dVOHdT and dV<sub>OH</sub>dV2, and dVOHdVQ are not subject to production test but are verified by design and characterization.
  - 3. Refer to the Pull-Up/Pull-Down Output Driver Characteristics and Calibration section of the data sheet for V<sub>OHPU</sub>.
  - 4.  $V_{DD1}$ ,  $V_{DD2H}$ , and  $V_{DDO}$  must be nominal during measurement.

Table 5: Output Driver and Termination Resistance Temperature and Voltage Sensitivity

| Symbol               | Parameter                                             | Min  | Max  | Unit |
|----------------------|-------------------------------------------------------|------|------|------|
| dR <sub>ON</sub> dT  | R <sub>ON</sub> temperature sensitivity               | 0.00 | 0.75 | %/°C |
| dR <sub>ON</sub> dV2 | R <sub>ON</sub> V <sub>DD2H</sub> voltage sensitivity | 0.00 | 0.50 | %/mV |
| dR <sub>ON</sub> dVQ | R <sub>ON</sub> V <sub>DDQ</sub> voltage sensitivity  | 0.00 | 0.20 | %/mV |
| dVOHdT               | V <sub>OH</sub> temperature sensitivity               | 0.00 | 0.75 | %/°C |
| dVOHdV2              | V <sub>OH</sub> V <sub>DD2H</sub> voltage sensitivity | 0.00 | 0.35 | %/mV |



TN-62-03: LPDDR5 Training Periodic Training

## **Table 5: Output Driver and Termination Resistance Temperature and Voltage Sensitivity (Continued)**

| Symbol                 | Parameter                                                          | Min  | Мах  | Unit |
|------------------------|--------------------------------------------------------------------|------|------|------|
| dVOHdVQ                | V <sub>OH</sub> V <sub>DDQ</sub> voltage sensitivity               | 0.00 | 0.35 | %/mV |
| dR <sub>TT</sub> dT    | R <sub>TT</sub> temperature sensitivity                            | 0.00 | 0.75 | %/°C |
| dR <sub>TT</sub> dV2   | R <sub>TT</sub> V <sub>DD2H</sub> voltage sensitivity              | 0.00 | 0.50 | %/mV |
| dR <sub>TT</sub> dVQ   | R <sub>TT</sub> V <sub>DDQ</sub> voltage sensitivity               | 0.00 | 0.20 | %/mV |
| dR <sub>ONUN</sub> dT  | Unterminated R <sub>ON</sub> temperature sensitivity               | 0.00 | 0.75 | %/°C |
| dR <sub>ONUN</sub> dV2 | Unterminated R <sub>ON</sub> V <sub>DD2H</sub> voltage sensitivity | 0.00 | 0.75 | %/mV |
| dR <sub>ONUN</sub> dVQ | Unterminated R <sub>ON</sub> V <sub>DDQ</sub> voltage sensitivity  | 0.00 | 0.75 | %/mV |



#### **Training Sequence Overview**

This section provides a general overview of the LPDDR5 training sequence during power-up and initialization; however, it does not describe the sequence in detail. Refer to the General LPDDR5 Specifications 3 data sheet for detailed training sequence instructions.

**Figure 1: Power Ramp and Initialization Sequence** 



Notes:

- 1. Training is optional and may be done at the system architect's direction. The training sequence after ZQ\_CAL latch in this figure (Th) shows a simplified recommendation; the actual training sequence may vary depending on the system.
- 2. Initial ZQ calibration is started automatically by the device when RESET\_n goes HIGH after <sup>†</sup>INIT1 and is completed before Td.
- 3. For the single  $V_{DD2}$  rail system, it is recommended to set MR13 OP[7] 1b to switch  $V_{DD2}$  mode right after the time any MRW/MRR can be asserted (Tf) prior to CBT.

#### **Step 1: Perform a Power Ramp**

Follow the voltage ramp conditions shown in the data sheet.

#### **Step 2: Initiate a Reset Period**

Drive Reset\_n LOW for at least 200us.



## TN-62-03: LPDDR5 Training Training Sequence Overview

#### **Step 3: De-Assert Reset**

Drive Reset\_n = H. CK\_t and CK\_c need to either toggle or be at valid complementary levels near when RESET n is de-asserted.

#### **Step 4: Start the Clock**

CK\_t and CK\_c are required to be toggling (Td) and stabilized for <sup>t</sup>INIT4 before CS receives one toggling (Te).

#### Step 5: Perform a Mode Register Read/Write (Optional)

Perform a mode register read (MRR) to check device information, and perform a mode register write (MRW) to change device parameters.

#### **Step 6: Issue ZQ Latch**

Since the initial ZQ calibration is performed automatically after the device ramps up, the ZQ LATCH command should be issued.

Steps 7 through 10 assume current FSP-OP is FSP-OP[x] (low frequency) and training is for FSP-OP[y] (target high frequency).

#### **Step 7: Perform Command Bus Training (CBT Mode 2 Example)**

Refer to the data sheet for detailed command bus training sequence instructions.

- 1. Set MR16 OP[1:0] to enable writing to FSP "Y" (FSP-WR[y]).
- 2. Write to FSP-WR[y] registers to set up high-frequency operating parameters.
- 3. Set MR13 OP[6] = 1B for command bus training mode 2, and set MR13 OP[7] = 0B to train the CA timing latched by CK rising edge.
- 4. Issue MRW-1 and MRW-2 commands to MR16 with OP[5:4] code for FSP-OP[v].
- 5. Drive DQ[7] HIGH, and then change CK frequency to the high-frequency operating point.
- Perform CBT training (adjusting V<sub>REFCA</sub>, CLK-to-CS timing, and CLK-to-CA timing).
- 7. Change CK frequency to the low-frequency operating point, and then drive DQ[7] LOW.
  - **Note:** When DQ[7] is driven LOW and the LPDDR5 device samples the LOW level of DQ[7] by WCK, the device automatically switches back to the FSP-OP registers that were used prior to training (that is, trained values are not retained by the device).
- 8. Issue MRW-1 and MRW-2 commands to MR16 to exit command bus training mode.
- 9. Repeat steps 3 through 8 to train the CA timing latched by the CK falling edge with MR13 OP[7] = 1B.
- 10. Write the trained values to FSP-WR[y] by issuing MRW-1 and MRW-2 commands to the device and setting all applicable mode register parameters.
- 11. Issue MRW-1 and MRW-2 commands to switch to FSP-OP[y] to turn on termination and change CK frequency to the high-frequency operation point. The command bus is now trained, and other training or normal operation can be executed.



## TN-62-03: LPDDR5 Training Training Sequence Overview

#### **Step 8: Perform WCK2CK Leveling**

After performing command bus training, the DRAM controller must perform WCK2CK leveling. WCK2CK leveling mode is enabled when MR18-OP[6] is HIGH (Ti). Refer to the WCK2CK Leveling section of the data sheet for a detailed description of the WCK2CK leveling entry and exit sequence. After finishing WCK2CK leveling, \(^{\text{to-CK}}\) WCK2CK (WCK-to-CK relationship) is determined and WCK2CK SYNC operation is performed with the optimized margin.

- 1. Set MR16 OP[1:0] to enable writing to FSP "Y" (FSP-WR[y]).
- 2. Write FSP-WR[y] registers to set up high-frequency operating parameters (ODT\_CK, ODT\_WCK). This step can be skipped if FSP-WR[y] registers have already been programmed in a previous training sequence (Step 7: Perform Command Bus Training).
- 3. Perform WCK2CK leveling to adjust WCK-to-CK timing.

# Step 9: Perform DQ Bus Training 1 (Read Training: SOC V<sub>REFDQ</sub> and Read Capture Timing Adjustment)

- 1. Set MR16 OP[1:0] to enable writing to FSP "Y" (FSP-WR[y]).
- 2. Write FSP-WR[y] registers to set up high-frequency operating parameters. This step can be skipped if FSP-WR[y] registers have already been programmed in a previous training sequence.
- 3. Perform a read DQ calibration to adjust SOC DQV<sub>REF</sub> and read capture timing.

Read training can be performed by other methods, such as a low-frequency FIFO write followed by target high-frequency FIFO read. A reliable, predefined data pattern is necessary for read training.

# Step 10: Perform DQ Bus Training 2 (Write Training: LPDDR5 $V_{REFDQ}$ and Write Timing Adjustment)

- 1. Issue a MRW command to MR16 to set VRCG to high-current mode.
- 2. Issue a MRW command to MR14/MR15 to set V<sub>REFDO</sub>.
- 3. Adjust WCK-to-DQ phase at SOC.
- 4. Issue a WRITE-FIFO command.
- 5. Issue a READ-FIFO command.
- 6. Perform a pass/fail judgement.
- 7. Repeat 2 thru 6 to find optimum V<sub>REFDO</sub> and WCK2DQI timing.
- 8. Issue a MRW command to MR16 to disable VRCG high-current mode.
- 9. Write the trained values to FSP-WR[y] by issuing MRW-1 and MRW-2 commands to the device and setting all applicable mode register parameters.

#### **Step 11: Normal Operation**

At Tkn, the device is ready for normal operation and can accept any valid command. Any mode registers that have not been previously set up for normal operation should be written at this time.



TN-62-03: LPDDR5 Training Revision History

### **Revision History**

Rev. A - 5/19

· Initial release

8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-4000 www.micron.com/products/support Sales inquiries: 800-932-4992 Micron and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners.